liu.seSearch for publications in DiVA
Endre søk
RefereraExporteraLink to record
Permanent link

Direct link
Referera
Referensformat
  • apa
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • oxford
  • Annet format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annet språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf
A 1.6 GHz downconversion sampling mixer in CMOS
Linköpings universitet, Institutionen för systemteknik. Linköpings universitet, Tekniska högskolan.
Linköpings universitet, Institutionen för systemteknik. Linköpings universitet, Tekniska högskolan.
2003 (engelsk)Inngår i: Proceedings of the 2003 International Symposium on Circuits and Systems, 2003: ISCAS '03, Piscataway: IEEE , 2003, s. 725-728Konferansepaper, Publicerat paper (Fagfellevurdert)
Abstract [en]

This paper describes a downconversion sampling mixer design in CMOS. A MOS switch linearization technique is utilized, which enables high frequency sampling of an RF signal. The measurement results show a 1.6 GHz input signal downconversion with a sampling rate of 1.55 GHz, +22 dBm IIP3, 1.4 ps sampling jitter, 8 dB conversion loss and 25 dB noise figure. The chip is fabricated in a 0.35 μm 3.3 V CMOS process and bonded directly onto a printed circuit board. The downconversion sampling mixer occupies an active area of 0.05 mm2 and consumes 43 mW power.

sted, utgiver, år, opplag, sider
Piscataway: IEEE , 2003. s. 725-728
HSV kategori
Identifikatorer
URN: urn:nbn:se:liu:diva-34769DOI: 10.1109/ISCAS.2003.1205666Lokal ID: 23191ISBN: 0-7803-7761-3 (tryckt)OAI: oai:DiVA.org:liu-34769DiVA, id: diva2:255617
Konferanse
IEEE International Symposium on Circuits and Systems (ISCAS, Bangkok, Thailand, 25-28 May 2003
Tilgjengelig fra: 2009-10-10 Laget: 2009-10-10 Sist oppdatert: 2013-01-08
Inngår i avhandling
1. Direct RF sampling receivers for wireless systems in CMOS technology
Åpne denne publikasjonen i ny fane eller vindu >>Direct RF sampling receivers for wireless systems in CMOS technology
2004 (engelsk)Doktoravhandling, med artikler (Annet vitenskapelig)
Abstract [en]

The fast development of wireless communication systems asks for more flexible and more cost-effective radio architectures. A long term goal is a software defined radio, where communication standards are chosen by reconfiguration of hardware. Direct analog-to-digital conversion of the radio frequency (RF) signal is considered unrealistic due to too high requirements on the analog-to-digital converter. This motivates a need for a highly flexible analog front-end that can be fully integrated in a low cost complementary metal-oxide-semiconductor (CMOS) technology.

This thesis exploits the possibility to utilize switched-capacitor (SC) technique for front-end sampling, downconversion, filtering, and decimation. As a result, a new integrable radio receiver front-end architecture is proposed, based on an RF sampling downconversion (RFSD) filter as a discrete-time multi-functional block in SC technique. The front-end architecture is intended for wireless local area network (WLAN) applications in the 2.4 GHz frequency band. A test chip of the RFSD filter has been fabricated in a 0.18-μm CMOS technology and the measurement results show a successful realization of RF sampling, quadrature downconversion, tunable bandpass filtering, downconversion to baseband, and decimation of the sampling rate. The RFSD filter full functionality has been achieved for input sampling rates up to 1 072 MS/s. By changing the input sampling rate, the RFSD filter can be tuned to different RF channels and possibly different bands.

A MOS switch linearization method for a track-and-hold (T/H) circuit is also described in the thesis. This method has been verified with a test chip in a 0.35-μm CMOS technology. The test chip measurement results demonstrate about 5 dB lower harmonic distortion in comparison to an ordinary T/H circuit. Based on the proposed linearization method, a down-conversion sampling mixer has been designed in a 0.35-μm CMOS process. lt has an input-referred third-order intercept point of +22 dBm for a 1.6 GHz input signal, measured at a sampling rate of 1.55 GS/s. The downconversion sampling mixer noise properties are investigated by a noise analysis. The noise analysis is validated by measurement results, which show that the jitter-induced noise is critical for low sampling rates. The downconversion sampling mixer is also proved to be applicable for WCDMA and DECT wireless communication standards in a wideband low intermediate frequency receiver architecture.

To sum up, the presented CMOS sampling receiver front-end is suitable to realize a flexible and highly integrable low cost radio architecture.

sted, utgiver, år, opplag, sider
Linköping: Linköpings universitet, 2004. s. 62
Serie
Linköping Studies in Science and Technology. Dissertations, ISSN 0345-7524 ; 881
HSV kategori
Identifikatorer
urn:nbn:se:liu:diva-22634 (URN)1917 (Lokal ID)9173739650 (ISBN)1917 (Arkivnummer)1917 (OAI)
Disputas
2004-07-01, Sal Visionen, Linköping Universitet, Linköping, 13:15 (svensk)
Tilgjengelig fra: 2009-10-07 Laget: 2009-10-07 Sist oppdatert: 2017-12-15

Open Access i DiVA

Fulltekst mangler i DiVA

Andre lenker

Forlagets fulltekst

Person

Jakonis, DariusSvensson, Christer

Søk i DiVA

Av forfatter/redaktør
Jakonis, DariusSvensson, Christer
Av organisasjonen

Søk utenfor DiVA

GoogleGoogle Scholar

doi
isbn
urn-nbn

Altmetric

doi
isbn
urn-nbn
Totalt: 168 treff
RefereraExporteraLink to record
Permanent link

Direct link
Referera
Referensformat
  • apa
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • oxford
  • Annet format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annet språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf