liu.seSearch for publications in DiVA
Endre søk
RefereraExporteraLink to record
Permanent link

Direct link
Referera
Referensformat
  • apa
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • oxford
  • Annet format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annet språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf
Simulation-Driven Thermal-Safe Test Time Minimization for System-on-Chip
Linköpings universitet, Institutionen för datavetenskap, ESLAB - Laboratoriet för inbyggda system. Linköpings universitet, Tekniska högskolan.
Linköpings universitet, Institutionen för datavetenskap, ESLAB - Laboratoriet för inbyggda system. Linköpings universitet, Tekniska högskolan.
Linköpings universitet, Institutionen för datavetenskap, ESLAB - Laboratoriet för inbyggda system. Linköpings universitet, Tekniska högskolan.
2008 (engelsk)Inngår i: Asian Test Symposium, 2008. ATS '08, IEEE Computer Society, 2008, s. 283-288Konferansepaper, Publicerat paper (Fagfellevurdert)
Abstract [en]

  Thermal safety has become a major challenge to the testing of systems-on-chip with deep sub-micron technologies. In order to avoid overheating the devices under test while reducing test application times, new techniques are needed. In this paper, we propose a test scheduling technique to minimize the test application time such that the temperatures of individual cores are kept below a given limit. The proposed approach takes into account thermal influences between cores, and thus accurate temperature evolution information of all cores in a system-on-chip is needed for the test scheduling. In order to avoid overheating, we have employed a thermal simulation driven scheduling algorithm, in which instantaneous thermal simulation results are used to guide the partitioning of test sets into test sub-sequences and to determine cooling periods inserted between the partitions. Furthermore, the partitioned test sets for different cores are interleaved such that a cooling period reserved for one core can be utilized for the test-data transportations and test applications for other cores. Experimental results have shown that by using the proposed technique, the test application time is minimized and the temperatures of cores under test are kept below the temperature limit during the entire test process.

sted, utgiver, år, opplag, sider
IEEE Computer Society, 2008. s. 283-288
Serie
Asian Test Symposium. Proceedings, ISSN 1081-7735
Emneord [en]
systems-on-chip, thermal safety, testing, deep sub-micron, thermal influences, test scheduling, cooling period
HSV kategori
Identifikatorer
URN: urn:nbn:se:liu:diva-43977DOI: 10.1109/ATS.2008.79ISI: 000264408100055Lokal ID: 75284ISBN: 978-0-7695-3396-4 (tryckt)OAI: oai:DiVA.org:liu-43977DiVA, id: diva2:264838
Konferanse
17th Asian Test Symposium (ATS 08)/9th Workshop on RTL and High Level Testing (WRTLT 08), 24-27 November 2008, Sapporo, Japan
Tilgjengelig fra: 2009-10-10 Laget: 2009-10-10 Sist oppdatert: 2018-01-12bibliografisk kontrollert

Open Access i DiVA

Fulltekst mangler i DiVA

Andre lenker

Forlagets fulltekst

Person

He, ZhiyuanPeng, ZeboEles, Petru Ion

Søk i DiVA

Av forfatter/redaktør
He, ZhiyuanPeng, ZeboEles, Petru Ion
Av organisasjonen

Søk utenfor DiVA

GoogleGoogle Scholar

doi
isbn
urn-nbn

Altmetric

doi
isbn
urn-nbn
Totalt: 329 treff
RefereraExporteraLink to record
Permanent link

Direct link
Referera
Referensformat
  • apa
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • oxford
  • Annet format
Fler format
Språk
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Annet språk
Fler språk
Utmatningsformat
  • html
  • text
  • asciidoc
  • rtf