Implementation of static DSP algorithms using multiplexed PEs
1996 (English)In: Proc. 3rd IEEE Int. Conf. on Electronics, Circuits and Systems, ICECS'96, 1996, 824-827 p.Conference paper (Refereed)
An efficient and flexible ASIC implementation method suited for static DSP algorithms is presented. It is aimed at low power implementations with moderate speed requirements. The method allows for the processing elements to be multiplexed in order to reduce the amount of resources required. A method to find a minimal number of resources and a corresponding architecture from the cyclic scheduling formulation is described. An implementation of a wave digital bandpass filter is used as an example. The low power consumption and high resource utilization is obtained by using the cyclic scheduling formulation that leads to a maximally fast implementation. The excess speed can be converted to low power consumption by reducing the power supply voltage.
Place, publisher, year, edition, pages
1996. 824-827 p.
application specific integrated circuits, band-pass filters, digital signal processing chips, multiplexing, processor scheduling, wave digital filters
Other Electrical Engineering, Electronic Engineering, Information Engineering
IdentifiersURN: urn:nbn:se:liu:diva-21856DOI: 10.1109/ICECS.1996.584490ISBN: 0-7803-3650-XOAI: oai:DiVA.org:liu-21856DiVA: diva2:241833