Abort-on-Fail Based Test Scheduling
2005 (English)In: Journal of electronic testing, ISSN 0923-8174, E-ISSN 1573-0727, Vol. 21, no 6, 651-658 p.Article in journal (Refereed) Published
The long and increasing test application time for modular core-based system-on-chips is a major problem, and many approaches have been developed to deal with the problem. Different from previous approaches, where it is assumed that all tests will be performed until completion, we consider the cases where the test process is terminated as soon as a defect is detected. Such abort-on-fail testing is common practice in production test of chips. We define a model to compute the expected test time for a given test schedule in an abort-on-fail environment. We have implemented three scheduling techniques and the experimental results show a significant test time reduction (up to 90%) when making use of an efficient test scheduling technique that takes defect probabilities into account.
Place, publisher, year, edition, pages
2005. Vol. 21, no 6, 651-658 p.
testing, test scheduling, abort-on-fail
National CategoryComputer Science
IdentifiersURN: urn:nbn:se:liu:diva-29352DOI: 10.1007/s10836-005-4597-zLocal ID: 14675OAI: oai:DiVA.org:liu-29352DiVA: diva2:250164