liu.seSearch for publications in DiVA
Change search
CiteExportLink to record
Permanent link

Direct link
Cite
Citation style
  • apa
  • harvard1
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • oxford
  • Other style
More styles
Language
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Other locale
More languages
Output format
  • html
  • text
  • asciidoc
  • rtf
A 6‐bit 2.5‐GS/s Flash ADC using Comparator Redundancy for Low Power in 90nm CMOS
Linköping University, Department of Electrical Engineering, Electronic Devices. Linköping University, The Institute of Technology.
Linköping University, Department of Electrical Engineering, Electronic Devices. Linköping University, The Institute of Technology.
2010 (English)In: Analog Integrated Circuits and Signal Processing, ISSN 0925-1030, E-ISSN 1573-1979, Vol. 64, no 3, 215-222 p.Article in journal (Refereed) Published
Abstract [en]

A 2.5 GS/s flash ADC, fabricated in 90nm CMOS utilizes comparator redundancy to avoid traditional power, speed and accuracy trade‐offs. The redundancy removes the need to control comparator offsets, allowing the large process‐variation induced mismatch of small devices in nanometer technologies. This enables the use of small‐sized, ultra‐low‐power comparators with clock‐gating capabilities in order to reduce the power dissipation. The chosen calibration method enables an overall low‐power solution and measurement results show that the ADC dissipates 30 mW at 1.2 V. With 63 comparators, the ADC achieves 3.9 effective number of bits.

Place, publisher, year, edition, pages
2010. Vol. 64, no 3, 215-222 p.
National Category
Engineering and Technology
Identifiers
URN: urn:nbn:se:liu:diva-51374DOI: 10.1007/s10470-009-9391-xISI: 000280593900002OAI: oai:DiVA.org:liu-51374DiVA: diva2:274479
Note
The original publication is available at www.springerlink.com: Timmy Sundström and Atila Alvandpour, A 6‐bit 2.5‐GS/s Flash ADC using Comparator Redundancy for Low Power in 90nm CMOS, 2010, Analog Integrated Circuits and Signal Processing, (64), 3, 215-222. http://dx.doi.org/10.1007/s10470-009-9391-x Copyright: Springer Science Business Media http://www.springerlink.com/ Available from: 2009-10-29 Created: 2009-10-29 Last updated: 2017-12-12Bibliographically approved
In thesis
1. Design of High‐Speed, Low‐Power, Nyquist Analog‐to‐Digital Converters
Open this publication in new window or tab >>Design of High‐Speed, Low‐Power, Nyquist Analog‐to‐Digital Converters
2009 (English)Licentiate thesis, comprehensive summary (Other academic)
Abstract [en]

The scaling of CMOS technologies has increased the performance of general purposeprocessors and DSPs while analog circuits designed in the same process have not been ableto utilize the process scaling to the same extent, suffering from reduced voltage headroom and reduced analog gain. In order to design efficient analog‐to‐digital converters in nanoscale CMOS there is a need to both understand the physical limitations as well as to develop new architectures and circuits that take full advantage of what the process has tooffer.

This thesis explores the power dissipation of Nyquist rate analog‐to‐digital converters andtheir lower bounds, set by both the thermal noise limit and the minimum device and feature sizes offered by the process. The use of digital error correction, which allows for lowaccuracy analog components leads to a power dissipation reduction. Developing the bounds for power dissipation based on this concept, it is seen that the power of low‐to‐medium resolution converters is reduced when going to more modern CMOS processes, something which is supported by published results.

The design of comparators is studied in detail and a new topology is proposed which reduces the kickback by 6x compared to conventional topologies. This comparator is used in two flash ADCs, the first employing redundancy in the comparator array, allowing for the use of small sized, low‐power, low‐accuracy comparators to achieve an overall low‐power solution. The flash ADC achieves 4 effective bits at 2.5 GS/s while dissipating 30 mW of power.

The concept of low‐accuracy components is taken to its edge in the second ADC which oes not include a reference network, instead relying on the process variations to generate the reference levels based on the mismatch induced comparator offsets. The reference‐free ADC achieves a resolution of 3.69 bits at 1.5 GS/s while dissipation 23 mW showing that process variations not necessarily must be seen as detrimental to circuit performance but rather can be seen as a source of diversity.

Place, publisher, year, edition, pages
Linköping: Linköping University Electronic Press, 2009. 57 p.
Series
Linköping Studies in Science and Technology. Thesis, ISSN 0280-7971 ; 1423
National Category
Engineering and Technology
Identifiers
urn:nbn:se:liu:diva-51375 (URN)LiU‐TEK‐LIC‐2009:31 (Local ID)978‐91‐7393‐486‐2 (ISBN)LiU‐TEK‐LIC‐2009:31 (Archive number)LiU‐TEK‐LIC‐2009:31 (OAI)
Presentation
2009-12-18, Glashuset, Campus Valla, Linköpings universitet, Linköping, 10:15 (Swedish)
Opponent
Supervisors
Available from: 2009-10-29 Created: 2009-10-29 Last updated: 2009-10-29Bibliographically approved
2. Design of High-Speed Analog-to-Digital Converters using Low-Accuracy Components
Open this publication in new window or tab >>Design of High-Speed Analog-to-Digital Converters using Low-Accuracy Components
2011 (English)Doctoral thesis, comprehensive summary (Other academic)
Abstract [en]

The scaling of CMOS technologies has increased the performance of general purpose processors and DSPs. However, analog circuits designed in the same process have not been able to utilize the scaling to the same extent, suffering from reduced voltage headroom and reduced analog gain. Integration of the system components on the same die means that the analog-to-digital converters (ADCs) needs to be implemented in the newest technologies in order to utilize the digital capabilities at these process nodes. To design efficient ADCs in nanoscale CMOS technologies, there is a need to both understand the physical limitations as well as to develop new architectures and circuits that take full advantage of the potential that process has to offer.

As the technology scales to smaller feature sizes, the possible sample-rate of ADCs can be increased. This thesis explores the design of high-speed ADCs and investigates architectural and circuit concepts that address the problems associated with lower supply voltage and analog gain. The power dissipation of Nyquist rate ADCs is investigated and lower bounds, as set by both thermal noise and minimum feature sizes are formulated. Utilizing the increasing digital performance, low-accuracy analog components can be used, assisted by digital correction or calibration, which leads to a reduction in power dissipation. Through the aid of new techniques and concepts, the power dissipation of low-to-medium resolution ADCs benefit from going to more modern CMOS processes, which is supported by both theory and published results.

New architectures and circuits of high-speed ADCs are explored in test-chips based on the flash and pipeline ADC architectures. Two flash ADCs were developed, both based on a new comparator that suppresses common-mode kick-back by a factor of 6x compared to conventional topologies. The first flash ADC is based on redundancy in the comparator array, allowing the use of low-accuracy, small-sized and low-power comparators to achieve an overall low-power solution. The flash ADC achieves 4.0 effective bits at 2.5 GS/s while dissipating 30 mW of power. The second Flash ADC further explores the use of low-accuracy components, relying on the process variations to generate the reference levels based on the mismatch induced comparator offsets. The reference-free ADC achieves a resolution of 3.7 bits at 1.5 GS/s and dissipates 23 mW of power, showing that process variations does not necessarily has to be seen as detrimental to circuit performance, but rather can be seen as a source of diversity.

In two implemented pipeline ADCs, the potential of very high sample-rates and energy efficiency is explored. The first pipeline ADC utilizes a new high-speed currentmode amplifier in open-loop configuration in order to reach a sample-rate of 2.4 GS/s in a single-channel pipeline ADC, a speed which is significantly faster than previous stateof-the-art The ADC achieved above 4.7 bits throughout the Nyquist range while dissipating 318 mW. The second pipeline ADC relies on an inverter-based amplifier, used in switched-capacitor feedback in order to keep the amplifier biased at a poweroptimal point. The amplifier uses asymmetrically biased transistors in order to better match the p- and n-type transistors, which increases linearity and allows for fully symmetrical layout. Operating at 1.0 GS/s, the effective resolution of the ADC was 7.5 bits and the power dissipation was 73 mW. This shows that it is possible to achieve low power dissipation while maintaining both high sample-rates and medium resolution.

Place, publisher, year, edition, pages
Linköping: Linköping University Electronic Press, 2011. 61 p.
Series
Linköping Studies in Science and Technology. Dissertations, ISSN 0345-7524 ; 1367
National Category
Engineering and Technology
Identifiers
urn:nbn:se:liu:diva-67624 (URN)978-91-7393-203-5 (ISBN)
Public defence
2011-05-20, Visionen, Hus B, Campus Valla, Linköpings universitet, Linköping, 10:15 (Swedish)
Opponent
Supervisors
Available from: 2011-04-20 Created: 2011-04-20 Last updated: 2011-04-27Bibliographically approved

Open Access in DiVA

fulltext(828 kB)3385 downloads
File information
File name FULLTEXT02.pdfFile size 828 kBChecksum SHA-512
0c0aee91ccf26334369002dc46a68a395b6d94090073cad8d9bca006922db3968e22280a7c4104016bd7417366a5ed004ff2f0cf2e865bc692a498cd2b77e478
Type fulltextMimetype application/pdf

Other links

Publisher's full textLink to Licentiate Thesis

Authority records BETA

Sundström, TimmyAlvandpour, Atila

Search in DiVA

By author/editor
Sundström, TimmyAlvandpour, Atila
By organisation
Electronic DevicesThe Institute of Technology
In the same journal
Analog Integrated Circuits and Signal Processing
Engineering and Technology

Search outside of DiVA

GoogleGoogle Scholar
Total: 3385 downloads
The number of downloads is the sum of all downloads of full texts. It may include eg previous versions that are now no longer available

doi
urn-nbn

Altmetric score

doi
urn-nbn
Total: 349 hits
CiteExportLink to record
Permanent link

Direct link
Cite
Citation style
  • apa
  • harvard1
  • ieee
  • modern-language-association-8th-edition
  • vancouver
  • oxford
  • Other style
More styles
Language
  • de-DE
  • en-GB
  • en-US
  • fi-FI
  • nn-NO
  • nn-NB
  • sv-SE
  • Other locale
More languages
Output format
  • html
  • text
  • asciidoc
  • rtf