A 2.4 GS/s, 4.9 ENOB at Nyquist, single-channel pipeline ADC in 65nm CMOS
2010 (English)In: IEEE European Solid-State Circuits Conference, Seville: IEEE , 2010, 370-373 p.Conference paper (Refereed)
This paper presents a high-speed single channel pipeline analog-to-digital converter sampling at 2.4 GS/s which, to the authors' best knowledge, is the fastest reported for pipeline converters. The use of a time-borrowing clocking scheme eliminates the comparator latency from the critical path and together with the use of fast open-loop current-mode amplifiers the high sample rate is achieved. Implemented in a 65nm general purpose CMOS technology the effective number of bits is above 4.7 in the Nyquist band, being 5.4 and 4.9 at DC and Nyquist respectively. This shows that very fast pipeline ADCs are possible to implement as key building blocks in interleaved structures.
Place, publisher, year, edition, pages
Seville: IEEE , 2010. 370-373 p.
CMOS integrated circuits, amplifiers, analogue-digital conversion
Engineering and Technology
IdentifiersURN: urn:nbn:se:liu:diva-65465DOI: 10.1109/ESSCIRC.2010.5619720ISBN: 978-1-4244-6662-7OAI: oai:DiVA.org:liu-65465DiVA: diva2:395844