Performance Optimization of Error Detection Based on Speculative Reconfiguration
2011 (English)In: 48th Design Automation Conference (DAC 2011), San Diego, CA, USA, June 5-10, 2011., New York, USA: ACM , 2011, 369-374 p.Conference paper (Refereed)
This paper presents an approach to minimize the average program execution time by optimizing the hardware/software implementation of error detection. We leverage the advantages of partial dynamic reconfiguration of FPGAs in order to speculatively place in hardware those error detection components that will provide the highest reduction of execution time. Our optimization algorithm uses frequency information from a counter-based execution profile of the program. Starting from a control flow graph representation, we build the interval structure and the control dependence graph, which we then use to guide our error detection optimization algorithm.
Place, publisher, year, edition, pages
New York, USA: ACM , 2011. 369-374 p.
, Proceedings - Design Automation Conference, ISSN 0738-100x
Engineering and Technology
IdentifiersURN: urn:nbn:se:liu:diva-66348DOI: 10.1145/2024724.2024812ISBN: 978-1-4503-0636-2OAI: oai:DiVA.org:liu-66348DiVA: diva2:403341
2011 48th ACM/EDAC/IEEE Design Automation Conference, DAC 2011; San Diego, CA; United States